Originally, CSP was the acronym for chip-size packaging. Since only a few packages are chip size, the meaning of the acronym was adapted to chip-scale packaging. According to IPC’s standard J-STD-012, Implementation of Flip Chip and Chip Scale Technology, in order to qualify as chip scale, the package must have an area no greater than 1.2 times that of the die and it must be a single-die, direct surface mountable package. Another criterion that is often applied to qualify these packages as CSPs is their ball pitch should be no more than 1 mm.
The die may be mounted on an interposer upon which pads or balls are formed, like with flip chip ball grid array (BGA) packaging, or the pads may be etched or printed directly onto the silicon wafer, resulting in a package very close to the size of the silicon die: such a package is called a wafer-level package (WLP) or a wafer-level chip-scale package (WL-CSP). WL-CSP had been in development since 1990s, and several companies begun volume production in early 2000, such as Advanced Semiconductor Engineering (ASE).
Types of chip scale packages
Chip scale packages can be classified into the following groups:
- Customized leadframe-based CSP (LFCSP)
- Flexible substrate-based CSP
- Flip-chip CSP (FCCSP)
- Rigid substrate-based CSP
- Wafer-level redistribution CSP (WL-CSP)
- Definition by JEDEC
- Chip Scale Review – A trade magazine
- The Nordic Electronics Packaging Guideline, Chapter D: Chip Scale Packaging
- Media related to CSP integrated circuit packages at Wikimedia Commons
- Brandon Prior, EDN. "Wafer Scale Emerging." Jan 22, 2001. Retrieved Mar 31, 2016.
- EDN. "ASE Ramps Wafer Level CSP Production." October 12, 2001. Retrieved Mar 31, 2016.
|This electronics-related article is a stub. You can help Wikipedia by expanding it.|