Jump to content

MCST-R1000

From Wikipedia, the free encyclopedia

This is an old revision of this page, as edited by Ghettoblaster (talk | contribs) at 20:04, 1 June 2020. The present address (URL) is a permanent link to this revision, which may differ significantly from the current revision.

MCST R1000
MCST R1000 FPGA prototype
General information
Launched2010; 14 years ago (2010)[1]
Designed byMCST
Common manufacturer
Performance
Max. CPU clock rate750 MHz to 1 GHz
FSB speedsGbps
Cache
L1 cache48 KB
L2 cache2 MB
Architecture and classification
ApplicationEmbedded
Technology node100 mm²
Instruction setSPARC V9
Physical specifications
Cores
  • 4
Package
History
PredecessorMCST-R500S
SuccessorMCST-R2000

The MCST R1000 (Russian: МЦСТ R1000) is a 64-bit microprocessor developed by Moscow Center of SPARC Technologies (MCST) and fabricated by TSMC.[2]

During development this microprocessor was designated as MCST-4R.[1]

MCST R1000 Highlights

MCST R1000 core
MCST R1000 pipeline
MCST R1000 diagram
ccNUMA multiprocessor system with four MCST R1000 microprocessors

References

  1. ^ a b "Участие ЗАО «МЦСТ» и ОАО «ИНЭУМ им.И.С.Брука» в международной выставке "ChipExpo – 2011" (итоги участия)", Archived copy Новости (in Russian), MCST, archived from the original on 2011-05-11, retrieved 2011-12-06{{citation}}: CS1 maint: archived copy as title (link)
  2. ^ Система на кристалле "МЦСТ-4R" (in Russian), MCST, retrieved 2011-11-18